#### **Research Article**

# State of art design of novel adder modules for future computing

# ALI MOHAMMADZADEH<sup>1</sup>, B. J. ADAMS<sup>2</sup>

<sup>1,2</sup>New Sciences and Technologies Department, Tehran University, Tehran 1417466191, Iran Email: mo\_ali@sbu.ac.ir<sup>1</sup>, adams.bj@sbu.ac.ir<sup>2</sup> Received: 13.08.22, Revised: 20.09.22, Accepted: 05.10.22

## ABSTRACT

This paper presents power analysis of the seven full adder cells reported as having a low PDP (Power Delay Product), by means of speed, power consumption and area. These full adders were designed upon various logic styles to derive the sum and carry outputs. All these full adders designed using TDK 90 nm Technology and simulated using mentor graphics EDA tool with BSIMv3 (model 49). And the layouts of all these full adders designed in Icstation of Mentor Graphics.

**Keywords:** Adders, pass logic implementations, logic devices, low- power, power delay product, layout design.

#### 1. Introduction

In portable electronic devices, it is important to prolong the battery life as much as possible. Adder is the core component of an arithmetic unit. The efficiency of the adder determines the efficiency of the arithmetic unit. Various structures have evolved trying to improve the performance of the adder in terms of area, power and speed. Low power design with high speed of operation is more essential [1]-[12].

The fundamental arithmetic operation is Addition and it is used extensively in many VLSI systems such as application-specific DSP architectures and microprocessors. in addition to its main task, which is adding two binary numbers, it is the nucleus of many other useful operations such as subtraction, multiplication, division, address calculation, etc. in most of these systems the adder is part of the critical path that determines the overall performance of the system [13]-[25].

The amount of energy spent during the realization of a determined task relates to PDP and stands as the more fair performance metric when comparing optimizations of a module designed and tested using different technologies, operating frequencies. The PDP exhibited by the full-adder would affect the system's overall performance [26]-[33].

The new full adder cell designed using an alternative logic structure that is based on the multiplexing of the Boolean functions XOR/XNOR and AND/OR, to obtain the SUM and CARRY outputs, respectively. These full adders show to be more efficient on regards of power consumption and PDP when compared with other ones reported previously as

good candidates to build low-power arithmetic modules [34]-[36].

## 2. Conventional Full Adder Designs

Transmission function theory was used to build a full adder formed by three main logic blocks: a XOR-XNOR gate to obtain  $A \oplus B$  and  $A \odot B$  signals (Block 1), and XOR blocks or multiplexers to obtain the SUM (So) and CARRY (Co) outputs (Blocks 2 and 3), as shown in Figure 1 [37]-[40].

This logic structure is based on the full adder's truetable shown in Table I, and it has been adopted as the standard internal configuration in most of the enhancements developed for the 1-bit full adder cell. After a deep comparative study, the most efficient realization for block I was extracted: the one implemented with SR-CPL logic style. But another important conclusion has pointed out over there: the major problem on regards of propagation delay for a full adder built upon the logic structure shown in Figure 1 is that it is necessary to obtain the A  $\oplus$  B and A  $\odot$  B intermediate signals, which are then used to drive other blocks in order to generate the final outputs. Thus, the overall propagation delay and, in most of the cases, the power consumption of the full adder, depend on the delay and voltage swing of the A 🕀 B and A 💿 B signals, generated within the cell [41]-[44].

Therefore, to increase the operational speed of the full adder, it is necessary to look out for a new logic structure that avoids the generation of intermediate signals used to control the selection or transmission of other signals located on the critical path.



Fig.1. Full-adder cell formed by three main logical blocks.

## 2.1. HPSC Full Adder



Fig.2. Schematic diagram of the HPSC full adder.

The simultaneous generation of XOR and XNOR outputs by pass logic is advantageously exploited to a novel complementary CMOS stage to produce fullswing and balanced outputs so that adder cells can be cascaded without buffer insertion. The increase in transistor count of the complementary CMOS stage is compensated by its reduction in layout complexity.

As pass transistor logic has been known to implement XOR function more efficiently than the complementary CMOS, Module I and Module II are implemented using pass-transistor logic. For Module III, a novel circuit structure is created which gives rise to the performance gain over those circuits to be compared. The two complementary feedback transistors restore the weak logic caused by pass transistors. They restore the non full-swing output by either pulling it up through PMOS to the power supply or down through NMOS to ground so that sufficient drive is provided to the successive modules. In addition, since there is no direct path between power-supply and ground, short circuit current has been eliminated. There are several choices for Module II. Since its logic expression is similar to that of Module I, the cross-back 6- transistor circuit can also be used. However, it has insufficient driving power due to the lack of input-output decoupling. Therefore, we use a similar circuit as that of TFA, but fully exploit the available XOR and XNOR outputs from Module I to allow a single inverter to be attached at the last stage. The output inverter guarantees sufficient drive to the cascaded cell.

$$\overline{C_{out}} = \overline{AB + C_{in}(A \oplus B)}$$

This circuit has inherited the advantages of complementary CMOS, which has been proven in to

be superior in performance to all pass transistor logic styles for all logic gates except XOR at high supply voltage. Its robustness against voltage scaling and transistor sizing (high noise margins) enables it to operate reliably at low voltages and arbitrary (even minimal) transistor sizes.



Fig 3. Layout of the HPSC full-adder.

# 2.2. Hybrid Full adder

The sum and carry generation circuits of the proposed full adder are designed with hybrid logic styles. To operate at ultra-low supply voltage, the pass logic circuit that co generates the intermediate

XOR and XNOR outputs have been improved to overcome the switching delay problem. The increase in the transistor count of its complementary CMOS output stage is compensated by its area efficient layout.



Fig.4. Schematic diagram of the HYBRID full adder

As shown in Fig. 4, the proposed hybrid full adder circuit can be decomposed and analyzed in three sub

modules. The logic expressions for the intermediate signals and outputs are given as follows:

 $Y = A \oplus B$  $Y' = \overline{A \oplus B}$  $Sum = Y \oplus Cin$  $Cout = A \cdot B + C_{in} \cdot Y$ 

One approach to realize the exclusive OR and exclusive NOR (XOR/XNOR) functions is to synthesize the XOR function and generate the XNOR function through an inverter (e.g., TFA and TGA). This type of design has the disadvantage of delaying one of the Y and Y' outputs, giving rise to skewed signal arrival time to the successive modules. This will increase the chance of producing spurious switching and glitches in the last two modules. A better approach is to use different sets of transistors to generate the XOR and XNOR functions separately, with the possibility of introducing a larger transistor count. To reduce the number of transistors, a pass transistor circuit with only six transistors is used to generate the balanced XOR and XNOR functions. Comparing with those designs that use an inverter to generate the complement signal, the switching speed is increased by eliminating the inverter from the critical path. The two complementary feedback transistors restore the weak logic caused by the pass transistors. They restore the non full-swing output by either pulling it up through pMOS to the power supply or down through nMOS to ground so that sufficient drive is provided to the successive modules. In addition,

since there is no direct path between the power supply and ground, short-circuit current has been reduced.

There are several choices for Module 2. Since its logic expression is similar to that of Module I, the cross back 6-transistor circuit can also be used. However, it suffers from insufficient driving power due to the pass transistors. Therefore, a similar circuit as that of TFA and 14 T used, but fully exploit the available XOR and XNOR outputs from Module I to allow only a single inverter to be attached at the last stage.

The smallest number of transistors for generating the Cout signal is two, but it suffers from the threshold voltage drop problem. Although a 4-transistor circuit can be used to generate a full swing signal, it does not provide enough driving power. This can be proven in the later section when it is compared with our proposed circuit. The new circuit is based on complementary CMOS logic style, its logic expression is given by

$$C_{out} = A \bullet B + C(A \oplus B)$$

This circuit has inherited the advantages of complementary CMOS logic style, which has been proven to be superior in performance to all pass transistor logic styles for all logic gates except XOR at high supply voltage. Its robustness against voltage scaling and transistor sizing (high-noise margins) enables it to operate reliably at low voltage and arbitrary (even minimal) transistor size.



Fig 5. Layout of the HYBRID full-adder.

# 2.3. Hybrid CMOS Full adder

This full adder is based on a novel XOR–XNOR circuit that generates XOR and XNOR full-swing outputs simultaneously. This output stage provides good driving capability enabling cascading of adders without the need of buffer insertion between cascaded stages. This full adder is energy efficient and outperforms several standard full adders without trading off driving capability and reliability. The new full-adder circuit successfully operates at low voltages with excellent signal integrity and driving capability.



Fig 6. Schematic diagram of the HYBRID CMOS full adder

The centralized full adders, both XOR and XNOR circuits are present (both in module I) that generate the intermediate signals H and H'. These signals are passed on to module II and III along with the carry from the previous stage and the other inputs A and B to produce the Sum and Cout. For the new adder, two proposed circuits and one existing circuit in the three modules has used. The proposed adder is shown in Fig. 7.4.

In module I, the proposed XOR–XNOR circuit produces balanced full-swing outputs. It has high-speed operation due to the cross-coupled pMOS pull-up transistors providing the intermediate signals quickly. Since the other two modules rely heavily on the intermediate signal H and H' to produce the final outputs, the delay response of module I is critical. The proposed XOR–XNOR circuit is 1.7 faster than the best available XOR–XNOR circuits. Due to

this reason, the new adder is faster than the compared adders.

Module II is a transmission-function implementation of XNOR function to generate the followed by an inverter to generate. This provides good driving capability to the circuit. Due to the absence of supply rails there are no short circuit currents. The circuit is free from the problem of threshold loss and has the lowest PDP amongst all circuits that are used for module II.

Module III employs the proposed hybrid-CMOS output stage with a static inverter at the output. This circuit has a lower PDP as compared to the other existing designs. The static inverter provides good driving capabilities as the inputs are decoupled from the output. The structure of the circuit is very symmetric and, therefore, the layout is regular. Due to the low PDP of module II and module III, the new adder is expected to have low power consumption.



Fig 7. Layout of the HYBRID CMOS full-adder.

# 2.4. CPL Full adder

The main concept behind the CPL is the use of an NMOS pass transistor network for logic realization and elimination of the PMOS transistor. CPL consists of complementary inputs/outputs, an NMOS logic network and CMOS output inverters as shown in fig.8. Due to positive feedback and use of NMOS transistors, the circuit is inherently fast. This property is utilized to reduce the width of the transistors to reduce power consumption without much speed degradation. The proposed adder has a balanced structure with respect to generation of 'sum' and 'carryout' signals.

The number of transistors used in this design is more compared to other designs. This is due requirement of seven inverters to generate complement signals. However, when this adder is used in designs such as the multiplier, the input complementary signals can be derived from previous stage outputs. This reduces the number of transistors. Also, the drivability of this adder is fairly good even without the use of inverters. This is due to use of pull-up PMOS transistors. Hence, the output inverters can be used in alternate stages of the design. Similarly, in complex designs like the multiplier, the output inverters for generating sum and carry can be used in alternative stages, thereby improving speed and reducing area.



Fig.8. Schematic diagram of the CPL full adder.



Fig.9. Layout of the CPL full-adder.





Fig.10. Schematic diagram of the new14T full adder



Fig.11. Layout of the NEW14T full-adder.

This new cell can reliably operate within certain bounds when the power supply voltage is scaled down, as long as due consideration is given to the sizing of the MOS transistors during the initial design step. A low transistor count full adder cell using the new XOR-XNOR cell is also presented.

From gate logic design experience, it is well known that a full adder can be best implemented using exclusive-OR (XOR) gates, since the 'sum' can be expressed as an XOR function of all its inputs and the 'carry' as a multiplexer function controlled by the XOR function. A pass transistor is an nMOS (pMOS) transistor with the signal input fed to the source and the signal output taken from drain. A pass network is an interconnection of a number of pass transistors to achieve a particular switching function. The

propagation of the signal through the transistor is controlled by a signal applied to its gate. In the case of an nMOS transistor, a logic '1' at the gate passes the input from source to drain and a logic '0' opens the source to drain path. A PMOS transistor exhibits similar behaviour with a control signal of logic level 0.

## 3. Alternative Logic Structure For A Full Adder

Examining the full-adder's true-table in Table I, it can be seen that the So output is equal to the AB value when C=0, and it is equal to A+B when C=1. Thus, a multiplexer can be used to obtain the respective value taking the C input as the selection signal. Following the same criteria, the Co output is equal to the A  $\cdot$  B value when C = 0, and it is equal to A + B value when C = 1.

| Table I: True-Tabl | e for A | 1-Bit Full | Adder: A, B | , and C Are Ir | puts; So And | l Co Are Outputs |
|--------------------|---------|------------|-------------|----------------|--------------|------------------|
|                    |         |            |             |                |              | _                |

| С | В | Α | So | Со |
|---|---|---|----|----|
| 0 | 0 | 0 | 0  | 0  |
| 0 | 0 | 1 | 1  | 0  |
| 0 | 1 | 0 | 1  | 0  |
| 0 | 1 | 1 | 0  | 1  |
| 1 | 0 | 0 | 1  | 0  |
| 1 | 0 | 1 | 0  | 1  |
| 1 | 1 | 0 | 0  | 1  |
| 1 | 1 | 1 | 1  | 1  |

Again, C can be used to select the respective value for the required condition, driving a multiplexer. Hence, an alternative logic scheme to design a fulladder cell can be formed by a logic block to obtain the A B and A B signals, another block to obtain the A  $\cdot$  B and A + B signals, and two multiplexers being driven by the C input to generate the So and Co outputs, as shown in Fig. 12.

The features and advantages of this logic structure are as follows.

• There are not signals generated internally that control the selection of the output multiplexers. Instead, the C input signal, exhibiting a full voltage swing and no extra delay, is used to drive the multiplexers, reducing so the overall propagation delays.

• The capacitive load for the C input has been reduced, as it is connected only to some transistor

gates and no longer to some drain or source terminals, where the diffusion capacitance is becoming very large for sub-micrometer technologies. Thus, the overall delay for larger modules where the C signal falls on the critical path can be reduced.

• The propagation delay for the So and Co outputs can be tuned up individually by adjusting the XOR/XNOR and the AND/OR gates; this feature is advantageous for applications where the skew between arriving signals is critical for a proper operation (e.g., wave pipelining), and for having well balanced propagation delays at the outputs to reduce the chance of glitches in cascaded applications.

• The inclusion of buffers at the full-adder outputs can be implemented by interchanging the XOR/XNOR signals, and the AND/OR gates to NAND/NOR gates at the input of the multiplexers, improving in this way the performance for load-sensitive applications.



Fig.12. Alternative logic scheme for designing full-adder cells.

## 3.1. DPL Full adder

Two new full-adders have been designed using the logic styles DPL and SR-CPL, and the new logic structure presented in Fig. 13. Fig. 15 presents a full-adder designed using a DPL logic style to build the XOR/XNOR gates, and a pass-transistor based

multiplexer to obtain the So output. In Fig. 4, the SR-CPL logic style was used to build these XOR/XNOR gates. In both cases, the AND/OR gates have been built using a powerless and groundless pass-transistor configuration, respectively, and a pass-transistor based multiplexer to get the Co output.



Fig.13. Full-adder designed with a DPL logic style.



Fig.14. Layout of the DPL full-adder.

## 3.2. SRCPL Full adder



Fig.15. Full-adder designed with the SR-CPL logic style.



Fig.16. Layout of the SRCPL full-adder.

## 4. Simulation Setup

The test bed used to simulate the full adders being compared is shown in Figure 5. This simulation environment has been commonly used to compare the performance of the full adders. The advantage of using this test bed is that the Following power components are taken into account, besides the dynamic one: The short-circuit dissipation of the inverters connected at the full adder inputs.

- This power consumption varies according to the capacitive load that the adder module offers at the inputs. Even more, the energy required to charge and discharge the full adder internal nodes when the module has no direct power supply connections (such is the case of passtransistor logic styles), comes through these inverters connected at the full adder inputs.
- The short-circuit consumption of the full adder itself, as it is receiving signals with finite slopes coming from the buffers connected at the inputs,

instead of ideal ones coming from voltage sources.

The short-circuit and static dissipation of the inverters connected to the outputs of the full adder due to the finite slopes and degraded voltage swing of the full adder output signals. The importance of including the effects and power consumption of the buffers connected at the inputs and outputs of the full adder cell come from the fact that the module is always going to be used in combination with other modules to build a larger system, and these static inverters are a good generalization for any other module to be considered.



Fig.17. Test bed used for simulating the full-adders under comparison.

# 5. Simulation Results

Seven full adders were compared on regards of power consumption and delay. They were named: new14T[1], HPSC[2], HYBRID[3], HYBRID CMOS[4], CPL[5], DPL and SR-CPL[6].

The schematics and layouts were designed using a TDK 90 nm CMOS technology, and simulated using the BSIM3v3 model (level 49) and the post-layout extracted netlists containing R and C parasitics. Simulations were carried out using ICSTUDIO in Mentor Graphics Eda Tool. Table 2 shows the simulation results for full-adders performance comparison, regarding power consumption, propagation delay, PDP and area.

The ICSTUDIO in Mentor Graphics EDA Tool simulations showed that of 59.56% power savings and 57.51% for the PDP for the joint optimization at 5v. And 52.32% power savings and 48.83% for the PDP for the joint optimization at 1.8v.

## 6. Conclusion

The design of high-speed low-power full adder cells based upon an alternative logic approach has been presented. MENTOR GRAPHICS EDA TOOL simulations have shown a great improvement on regards of power-delay metric for the proposed adders, when compared with previously published realizations designed with TDK 90 nm technology.

The full adders designed upon this logic structure and DPL and SR-CPL logic styles, exhibit a delay around 134.9 ps and power consumption around 4.22  $\mu$ W at 1.8v and the delay is around 171.7 and power dissipation is 491.1  $\mu$ W at 5v supply voltage, for an overall reduction of 81% respect to the best featured one of the other adders been compared, but in general about 50% respect to the other ones.

Some work can be done in the future on the design of 45 nm technology of high-speed low-power full adders.

| S No                         | Name of the full odder | No of transistory      | Frequency                  |        | Area (µm2) |         |           |  |
|------------------------------|------------------------|------------------------|----------------------------|--------|------------|---------|-----------|--|
| S.NO. Name of the full adder |                        | NO. OF TRANSISTORS     | Frequency                  |        | L          | W       | L*W       |  |
| 1                            | NEW14T                 | 14                     | 200 MHZ                    |        | 5.14       | 14 7.75 |           |  |
| 2                            | HYBRID CMOS            | 24                     | 200 MH                     | ΗZ     | 4.92       | 9.07    | 44.61     |  |
| 3                            | HPSC                   | 22                     | 200 MHZ                    |        | 6.49       | 7.60    | 49.31     |  |
| 4                            | HYBRID                 | 26                     | 200 Mł                     | ΗZ     | 5.76       | 9.57    | 55.11     |  |
| 5                            | CPL                    | 28                     | 200 MHZ                    |        | 7.37       | 8.29    | 61.10     |  |
| 6                            | DPL                    | 28                     | 200 MHZ                    |        | 4.89       | 7.95    | 38.87     |  |
| 7                            | SRCPL                  | 26                     | 200 MHZ                    |        | 5.40       | 7.72    | 41.69     |  |
| at 5v Supply voltage         |                        |                        |                            |        |            |         |           |  |
| S.No.                        | Name of the full adder | Power dissipation(uW)  | Propagation de             |        | lay (ps)   |         | PDP       |  |
|                              |                        |                        | Sum                        | Carry  | Average of | lelay   | (uw*ps)   |  |
| 1                            | HYBRID                 | 1206.5                 | 147.1                      | 160.59 | 153.8      |         | 185668.28 |  |
| 2                            | HPSC                   | 1214.6                 | 146.6                      | 152.19 | 149.3      |         | 181455.16 |  |
| 3                            | HYBRID CMOS            | 912.2                  | 205.4                      | 171.19 | 188.3      |         | 171815.14 |  |
| 4                            | NEW14T                 | 983.8                  | 152.3                      | 146.70 | .70 149.5  |         | 147081.88 |  |
| 5                            | CPL                    | 540.3                  | 205.7                      | 204.79 | 205.2      |         | 110931.59 |  |
| 6                            | DPL                    | 491.3                  | 189.1                      | 176.56 | 182.8      |         | 89837.66  |  |
| 7                            | SRCPL                  | 490.9                  | 139.9                      | 181.49 | 160.6      |         | 78893.24  |  |
| at 1.8v Supply voltage       |                        |                        |                            |        |            |         |           |  |
| S.No.                        | Name of the full adder | Power dissipation (uW) | Propagation delay (ps) PDP |        |            | PDP     |           |  |
|                              |                        |                        | Sum                        | Carry  | Average of | lelay   | (uw*ps)   |  |
| 1                            | NEW14T                 | 8.85                   | 136.1                      | 115.4  | 125.8      |         | 1113.33   |  |
| 2                            | HYBRID CMOS            | 6.13                   | 153.9                      | 131.8  | 142.9      |         | 876.65    |  |
| 3                            | HYBRID                 | 6.57                   | 108.3                      | 133.3  | 120.8      |         | 793.54    |  |
| 4                            | HPSC                   | 6.57                   | 108.2                      | 125.0  | 116.6      |         | 765.83    |  |
| 5                            | CPL                    | 4.65                   | 142.6                      | 147.1  | 144.8      |         | 673.27    |  |
| 6                            | DPL                    | 4.23                   | 133.6                      | 158.8  | 146.2      |         | 617.93    |  |
| 7                            | SRCPL                  | 4.21                   | 98.8                       | 148.7  | 123.6      |         | 521.23    |  |

Table III: Simulation Results of the Full-Adders Compared

# References

- 1. D. Radhakrishnan, "Low-voltage low-power CMOS full adder," IEE Proc. Circuits Devices Syst., vol. 148, no. 1, pp. 19-24, Feb. 2001.
- S.V.S Prasad, Chandra Shaker Pittala, V. Vijay, and Rajeev Ratna Vallabhuni, "Complex Filter Design for Bluetooth Receiver Application," In 2021 6th International Conference on Communication and Electronics Systems (ICCES), Coimbatore, India, July 8-10, 2021, pp. 442-446.
- Chandra Shaker Pittala, J. Sravana, G. Ajitha, P. Saritha, Mohammad Khadir, V. Vijay, S. China Venkateswarlu, Rajeev Ratna Vallabhuni, "Novel Methodology to Validate DUTs Using Single Access Structure," 5th International Conference on Electronics, Materials Engineering and Nano-Technology (IEMENTech 2021), Kolkata, India, September 24-25, 2021, pp. 1-5.
- 4. Chandra Shaker Pittala, M. Lavanya, V. Vijay, Y.V.J.C. Reddy, S. China Venkateswarlu, Rajeev Ratna Vallabhuni, "Energy Efficient Decoder Circuit Using Source Biasing Technique in

CNTFET Technology," 2021 Devices for Integrated Circuit (DevIC), Kalyani, India, May 19-20, 2021, pp. 610-615.

- Chandra Shaker Pittala, M. Lavanya, M. Saritha, V. Vijay, S. China Venkateswarlu, Rajeev Ratna Vallabhuni, "Biasing Techniques: Validation of 3 to 8 Decoder Modules Using 18nm FinFET Nodes," 2021 2nd International Conference for Emerging Technology (INCET), Belagavi, India, May 21-23, 2021, pp. 1-4.
- 6. P. Ashok Babu, V. Siva Nagaraju, Ramya Mariserla, and Rajeev Ratna Vallabhuni, "Realization of 8 x 4 Barrel shifter with 4-bit binary to Gray converter using FinFET for Low Power Digital Applications," Journal of Physics: Conference Series, vol. 1714, no. 1, p. 012028. IOP Publishing. doi:10.1088/1742-6596/1714/1/012028
- 7. Vallabhuni Vijay, C. V. Sai Kumar Reddy, Chandra Shaker Pittala, Rajeev Ratna Vallabhuni, M. Saritha, M. Lavanya, S. China Venkateswarlu and M. Sreevani, "ECG Performance Validation Using Operational Transconductance Amplifier with Bias Current,"

International Journal of System Assurance Engineering and Management, vol. 12, iss. 6, 2021, pp. 1173-1179.

- 8. Vallabhuni, Rajeev Ratna, M. Saritha, Sruthi Chikkapally, Vallabhuni Vijay, Chandra Shaker Pittala, and Sadulla Shaik, "Universal Shift Register Designed at Low Supply Voltages in 15 nm CNTFET Using Multiplexer," In International Conference on Emerging Applications of Information Technology, pp. 597-605. Springer, Singapore, 2021.
- 9. V. Siva Nagaraju, Rapaka Anusha, and Rajeev Ratna Vallabhuni, "A Hybrid PAPR Reduction Technique in OFDM Systems," 2020 IEEE International Women in Engineering (WIE) Conference on Electrical and Computer Engineering (WIECON-ECE), Bhubaneswar, India, 26-27 Dec. 2020, pp. 364-367.
- Vijay, Vallabhuni, Chandra S. Pittala, K. C. Koteshwaramma, A. Sadulla Shaik, Kancharapu Chaitanya, Shiva G. Birru, Soma R. Medapalli, and Varun R. Thoranala, "Design of Unbalanced Ternary Logic Gates and Arithmetic Circuits," Journal of VLSI circuits and systems, vol. 4, no. 01, 2022, pp. 20-26.
- 11. Chandra Shaker Pittala, Rajeev Ratna Vallabhuni, Vallabhuni Vijay, Usha Rani Anam, Kancharapu Chaitanya, "Numerical analysis of various plasmonic MIM/MDM slot waveguide structures," International Journal of System Assurance Engineering and Management, 2022.
- M. Saritha, M. Lavanya, G. Ajitha, Mulinti Narendra Reddy, P. Annapurna, M. Sreevani, S. Swathi, S. Sushma, Vallabhuni Vijay, "A VLSI design of clock gated technique based ADC lock-in amplifier," International Journal of System Assurance Engineering and Management, 2022, pp. 1-8. https://doi.org/10.1007/s13198-022-01747-6
- 13. Chandra Shaker Pittala, Vallabhuni Vijay, B. Naresh Kumar Reddy, "1-Bit FinFET Carry Cells for Low Voltage High-Speed Digital Signal Processing Applications," Silicon, 2022. https://doi.org/10.1007/s12633-022-02016-8.
- 14. Vallabhuni Vijay, Kancharapu Chaitanya, T. Sai Jaideep, D. Radha Krishna Koushik, B. Sai Venumadhav, Rajeev Ratna Vallabhuni, "Design of Optimum Multiplexer In Quantum-Dot Cellular Automata," International Conference on Innovative Computing, Intelligent Communication and Smart Electrical systems (ICSES -2021), Chennai, India, September 24-25, 2021.
- 15. S. China Venkateswarlu, N. Uday Kumar, D. Veeraswamy, and Vallabhuni Vijay, "Speech Intelligibility Quality in Telugu Speech Patterns Using a Wavelet-Based Hybrid Threshold Transform Method," International Conference on Intelligent Systems & Sustainable Computing

(ICISSC 2021), Hyderabad, India, September 24-25, 2021.

- Ch. Srivalli, S. Niranjan reddy, V. Vijay, J. Pratibha, "Low power based optimal design for FPGA implemented VMFU with equipped SPST technique," National Conference on Emerging Trends in Engineering Application (NCETEA-2011), India, June 18, 2011, pp. 224-227.
- S. China Venkateswarlu, Ch. Sashi Kiran, R.V. Santhosh Nayan, Vijay Vallabhuni, P. Ashok Babu, V. Siva Nagaraju, "Artificial Intelligence Based Smart Home Automation System Using Internet of Things," The Patent Office Journal No. 09/2021, India. Application No. 202041057023 A.
- Bandi Mary Sowbhagya Rani, Vasumathi Devi Majety, Chandra Shaker Pittala, Vallabhuni Vijay, Kanumalli Satya Sandeep, Siripuri Kiran, "Road Identification Through Efficient Edge Segmentation Based on Morphological Operations," Traitement du Signal, vol. 38, no. 5, Oct. 2021, pp. 1503-1508.
- 19. Ch. Srivalli, S. Niranjan reddy, V. Vijay, J. Pratibha, "Optimal design of VLSI implemented Viterbi decoding," National conference on Recent Advances in Communications & Energy Systems, (RACES-2011), Vadlamudi, India, December 5, 2011, pp. 67-71.
- 20. Katikala Hima Bindu, Sadulla Shaik, V. Vijay, "FINFET Technology in Biomedical-Cochlear Implant Application," International Web Conference on Innovations in Communication and Computing, ICICC '20, India, October 5, 2020.
- 21. V. Vijay, J. Prathiba, S. Niranjan Reddy, V. Raghavendra Rao, "Energy efficient CMOS Full-Adder Designed with TSMC 0.18µm Technology," International Conference on Technology and Management (ICTM-2011), Hyderabad, India, June 8-10, 2011, pp. 356-361.
- 22. V. Siva Nagaraju, P. Ashok babu, B. Sadgurbabu, and Rajeev Ratna Vallabhuni, "Design and Implementation of Low power FinFET based Compressor," 2021 3rd International Conference on Signal Processing and Communication (ICPSC), Coimbatore, India, 13-14 May 2021, pp. 532-536.
- 23. P. Ashok Babu, V. Siva Nagaraju, and Rajeev Ratna Vallabhuni, "Speech Emotion Recognition System With Librosa," 2021 10th IEEE International Conference on Communication Systems and Network Technologies (CSNT), Bhopal, India, 18-19 June 2021, pp. 421-424.
- 24. P. Ashok Babu, V. Siva Nagaraju, and Rajeev Ratna Vallabhuni, "8-Bit Carry Look Ahead Adder Using MGDI Technique," IoT and Analytics for Sensor Networks, Springer, Singapore, 2022, pp. 243-253.

- 25. B. M. S. Rani, Vallabhuni Rajeev Ratna, V. Prasanna Srinivasan, S. Thenmalar, and R. Kanimozhi, "Disease prediction based retinal segmentation using bi-directional ConvLSTMU-Net," Journal of Ambient Intelligence and Humanized Computing, 2021, pp. 1-10. https://doi.org/10.1007/s12652-021-03017-y
- Rajeev Ratna Vallabhuni, A. Karthik, CH. V. Sai Kumar, B. Varun, P. Veerendra, and Srisailam Nayak, "Comparative Analysis of 8-Bit Manchester Carry Chain Adder Using FinFET at 18nm Technology," 2020 3rd International Conference on Intelligent Sustainable Systems (ICISS), Thoothukudi, India, 2020, pp. 1579-1583, doi: 10.1109/ICISS49785.2020.9316061.
- R. R. Vallabhuni, P. Shruthi, G. Kavya and S. Siri Chandana, "6Transistor SRAM Cell designed using 18nm FinFET Technology," 2020 3rd International Conference on Intelligent Sustainable Systems (ICISS), Thoothukudi, India, 2020, pp. 1584-1589, doi: 10.1109/ICISS49785.2020.9315929.
- Rajeev Ratna Vallabhuni, J. Sravana, M. Saikumar, M. Sai Sriharsha, and D. Roja Rani, "An advanced computing architecture for binary to thermometer decoder using 18nm FinFET," 2020 Third International Conference on Smart Systems and Inventive Technology (ICSSIT), Tirunelveli, India, 20-22 August, 2020, pp. 510-515.
- 29. Dr. S. Selvakanmani, Mr. Rajeev Ratna Vallabhuni, Ms. B. Usha Rani, Ms. A. Praneetha, Dr. Urlam Devee Prasan, Dr. Gali Nageswara Rao, Ms. Keerthika. K, Dr. Tarun Kumar, Dr. R. Senthil Kumaran, Mr. Prabakaran.D, "A Novel Global Secure Management System with Smart Card for IoT and Cloud Computing," The Patent Office Journal No. 06/2021, India. International classification: H04L29/08. Application No. 202141000635 A.
- 30. Nalajala Lakshman Pratap, Rajeev Ratna Vallabhuni, K. Ramesh Babu, K. Sravani, Bhagyanagar Krishna Kumar, Angothu Srikanth, Pijush Dutta, Swarajya Lakshmi V Papineni, Nupur Biswas, K.V.S.N.Sai Krishna Mohan, "A Novel Method of Effective Sentiment Analysis System by Improved Relevance Vector Machine," Australian Patent AU 2020104414. 31 Dec. 2020
- 31. Rajeev Ratna Vallabhuni, K.C. Koteswaramma, Sadgurbabu, Β. and Gowthamireddy Α, "Comparative Validation of SRAM Cells Designed using 18nm FinFET for Memory Storing Applications," Proceedings of the 2nd International Conference on IoT, Social, Mobile, Analytics & Cloud in Computational Vision & Bio-Engineering (ISMAC-CVB 2020), 2020, pp. 1-10.
- 32. Rajeev Ratna Vallabhuni, Jujavarapu Sravana, Chandra Shaker Pittala, Mikkili Divya,

B.M.S.Rani, and Vallabhuni Vijcaay, "Universal Shift Register Designed at Low Supply Voltages in 20nm FinFET Using Multiplexer," In Intelligent Sustainable Systems, pp. 203-212. Springer, Singapore, 2022.

- 33. P. Chandra Shaker, V. Parameswaran, M. Srikanth, V. Vijay, V. Siva Nagaraju, S.C. Venkateswarlu, Sadulla Shaik, and Vallabhuni Rajeev Ratna, "Realization and Comparative analysis of Thermometer code based 4-Bit Encoder using 18nm FinFET Technology for Analog to Digital Converters," In: Reddy V.S., Prasad V.K., Wang J., Reddy K.T.V. (eds) Soft Computing and Signal Processing. Advances in Intelligent Systems and Computing, vol 1325. Springer, Singapore. https://doi.org/10.1007/978-981-33-6912-2 50
- Rajeev Ratna Vallabhuni, G. Yamini, T. Vinitha, and S. Sanath Reddy, "Performance analysis: D-Latch modules designed using 18nm FinFET Technology," 2020 International Conference on Smart Electronics and Communication (ICOSEC), Tholurpatti, India, 10-12, September 2020, pp. 1171-1176.
- 35. Rani, B.M.S, Divyasree Mikkili, Rajeev Ratna Vallabhuni, Chandra Shaker Pittala, Vijay Vallabhuni, Suneetha Bobbillapati, and Bhavani Naga Prasanna, H., "Retinal Vascular Disease Detection from Retinal Fundus Images Using Machine Learning," Australian Patent AU 2020101450. 12 Aug. 2020.
- 36. Rajeev Ratna Vallabhuni, D.V.L. Sravya, M. Sree Shalini, and G. Uma Maheshwararao, "Design of Comparator using 18nm FinFET Technology for Analog to Digital Converters," 2020 7th International Conference on Smart Structures and Systems (ICSSS), Chennai, India, 23-24 july, 2020, pp. 318-323.
- 37. Vallabhuni Rajeev Ratna, Μ. Saritha, Saipreethi. N, V. Vijay, P. Chandra Shaker, M. Divya, and Shaik Sadulla, "High Speed Energy Multiplier Using 20nm Efficient FinFET Technology," Proceedings of the International Conference on IoT Based Control Networks and Intelligent Systems (ICICNIS 2020), Palai, India, December 10-11, 2020, pp. 434-443. Available at SSRN: https://ssrn.com/abstract=3769235 or http://dx.doi.org/10.2139/ssrn.3769235
- Rajeev Ratna Vallabhuni, S. Lakshmanachari, G. Avanthi, and Vallabhuni Vijay, "Smart Cart Shopping System with an RFID Interface for Human Assistance," 2020 3rd International Conference on Intelligent Sustainable Systems (ICISS), Thoothukudi, India, 2020, pp. 165-169, doi: 10.1109/ICISS49785.2020.9316102.
- Saritha, M., Kancharapu Chaitanya, Vallabhuni Vijay, Adam Aishwarya, Hasmitha Yadav, and G. Durga Prasad, "Adaptive And Recursive Vedic Karatsuba Multiplier Using Non Linear

Carry Select Adder," Journal of VLSI circuits and systems, vol. 4, no. 2, 2022, pp. 22-29.

- 40. Vijay, Vallabhuni, Kancharapu Chaitanya, Chandra Shaker Pittala, S. Susri Susmitha, J. Tanusha, S. China Venkateshwarlu, and Rajeev Ratna Vallabhuni, "Physically Unclonable Functions Using Two-Level Finite State Machine," Journal of VLSI circuits and systems, vol. 4, no. 01, 2022, pp. 33-41.
- Vijay, Vallabhuni, M. Sreevani, E. Mani Rekha, K. Moses, Chandra S. Pittala, KA Sadulla Shaik, C. Koteshwaramma, R. Jashwanth Sai, and Rajeev R. Vallabhuni, "A Review On N-Bit Ripple-Carry Adder, Carry-Select Adder And Carry-Skip Adder," Journal of VLSI circuits and systems, vol. 4, no. 01, 2022, pp. 27-32.
- 42. Vijay, Vallabhuni, Chandra S. Pittala, A. Usha Rani, Sadulla Shaik, M. V. Saranya, B. Vinod Kumar, RES Praveen Kumar, and Rajeev R. Vallabhuni, "Implementation of Fundamental Modules Using Quantum Dot Cellular Automata," Journal of VLSI circuits and systems, vol. 4, no. 01, 2022, pp. 12-19.
- 43. Vallabhuni Vijay, Pittala Chandra shekar, Shaik Sadulla, Putta Manoja, Rallabhandy Abhinaya, Merugu rachana, and Nakka nikhil, "Design and performance evaluation of energy efficient 8bit ALU at ultra low supply voltages using FinFET with 20nm Technology," VLSI Architecture for Signal, Speech, and Image Processing, edited by Durgesh Nandan, Basant Kumar Mohanty, Sanjeev Kumar, Rajeev Kumar Arya, CRC press, 2021.
- 44. Vallabhuni Vijay, and Avireni Srinivasulu, "A Novel Square Wave Generator Using Second Generation Differential Current Conveyor," Arabian Journal for Science and Engineering, vol. 42, iss. 12, 2017, pp. 4983-4990.